# **Computational Microelectronics HW.8**

EECS, 20204003

Phil-Hun, Ahn

### 1. Double Gate FET with Non-linear Poisson

## 1) Numerical Expression



Fig. 1 Double Gate FET

$$qN_{dop}^+ = -qN_{Acceptor}$$

#### a) At Si:

$$\begin{split} r_i &= \frac{\varepsilon_{si}}{\Delta x} (\phi_{i+1} - 2\phi_i + \phi_{i-1}) + (\Delta x) q N_{dop}^+ - (\Delta x) q n_{int} \exp\left(\frac{q\phi_i}{k_B T}\right) \\ J_{i,i+1} &= \frac{\varepsilon_{si}}{\Delta x} \;, \quad J_{i,i} &= \frac{-2\varepsilon_{si}}{\Delta x} - (\Delta x) q n_{int} \frac{q}{k_B T} \exp\left(\frac{q\phi_i}{k_B T}\right) \;, \; J_{i,i-1} &= \frac{\varepsilon_{si}}{\Delta x} \end{split}$$

## b) At Oxide:

$$\begin{split} r_i &= \frac{\varepsilon_{ox}}{\Delta x} (\phi_{i+1} - 2\phi_i + \phi_{i-1}) \\ J_{i,i+1} &= \frac{\varepsilon_{ox}}{\Delta x} , \quad J_{i,i} &= \frac{-2\varepsilon_{ox}}{\Delta x}, \ J_{i,i-1} &= \frac{\varepsilon_{ox}}{\Delta x} \end{split}$$

## c) At Oxide-Si interface:

$$\begin{split} r_i &= \frac{\varepsilon_{si}}{\Delta x} (\phi_{i+1} - \phi_i) - \frac{\varepsilon_{ox}}{\Delta x} (\phi_i - \phi_{i-1}) + \left(\frac{\Delta x}{2}\right) q N_{dop}^+ - \left(\frac{\Delta x}{2}\right) q n_{int} \exp\left(\frac{q\phi_i}{k_B T}\right) \\ J_{i,i+1} &= \frac{\varepsilon_{si}}{\Delta x} \;, \quad J_{i,i} &= \frac{-\varepsilon_{si} - \varepsilon_{ox}}{\Delta x} - \left(\frac{\Delta x}{2}\right) q n_{int} \frac{q}{k_B T} \exp\left(\frac{q\phi_i}{k_B T}\right) \;, \; J_{i,i-1} &= \frac{\varepsilon_{ox}}{\Delta x} \end{split}$$

## d) At Si-Oxide interface:

$$\begin{split} r_i &= \frac{\varepsilon_{ox}}{\Delta x} (\phi_{i+1} - \phi_i) - \frac{\varepsilon_{si}}{\Delta x} (\phi_i - \phi_{i-1}) + \left(\frac{\Delta x}{2}\right) q N_{dop}^+ - \left(\frac{\Delta x}{2}\right) q n_{int} \exp\left(\frac{q\phi_i}{k_B T}\right) \\ J_{i,i+1} &= \frac{\varepsilon_{ox}}{\Delta x} \ , \quad J_{i,i} &= \frac{-\varepsilon_{si} - \varepsilon_{ox}}{\Delta x} - \left(\frac{\Delta x}{2}\right) q n_{int} \frac{q}{k_B T} \exp\left(\frac{q\phi_i}{k_B T}\right) \ , \ J_{i,i-1} &= \frac{\varepsilon_{si}}{\Delta x} \end{split}$$

HW8 is using same model that we used in HW5. However, in HW6, the problem was about linear Poisson solver. However, HW8 is about non-linear Poisson. As a result, Newton-Raphson method is used to solve above problem. All of elements which are needed are represented above.

Finally, by solving below equation and update the potential many time, the numerical solution can be solved.

$$\int \delta \Phi = -\mathbf{r}$$

$$\phi_{new} = \phi + \delta \phi_{old}$$

### 2) Results

## a) Electrostatic Potential ( $V_{gs} = 0V, 0.5V, 1V$ )



Fig 2. Position vs. Potential graph which is solved numerically when  $\mathbf{V}_{\mathbf{g}\mathbf{s}}=0$  V.



Fig 4. Position vs. Potential graph which is solved numerically when  $V_{gs}=\,$  1V.





Fig 5. Position vs. Potential graph which is solved numerically when  $V_{gs} = 0 \sim 1 \text{V}$ .

As gate voltage increases, potential in Oxide layer increases much faster than that of in Silicon layer. When gate voltage becomes close to 1V, there are almost no changes of potential in Silicon. Most of changes are appear in Oxide layer as theory.

# b) Integrated Electron Density ( $V_{gs}=0V{\sim}1V)$



Fig 6. Gate voltage vs. integrated electron density which is solved numerically for  $V_{\rm gs}=$  0~1V.

Fig 7. Gate voltage vs. integrated electron density log scaled graph for  $V_{gs} = 0 \sim 1 \text{V}$ .